# Developing Zynq Software with Xilinx SDK

# Lab 4 Develop a Zynq Software Application



November 2013 Version 03



### Lab 4 Overview

With a Hardware Platform and BSP, we are now ready to add an application. With the BSP generated and built, drivers for all the peripherals are now ready and available in the workspace. In fact, Xilinx provides example code for most of the peripherals! We are ready to start writing our own code!

In addition to creating a brand new application, we will also take advantage of two autogenerated, example applications that will allow us to see much more sophisticated software applications than we would have time to develop during this course.

## **Lab 4 Objectives**

When you have completed Lab 4, you will know how to:

- Add new software applications to SDK
- Use example code to target the UART in a Hello World application
- Apply example project templates, including
  - Memory Tests
  - o Peripheral Tests
- Identify application code size and location
- Modify linker scripts to change the target memory location



## **Experiment 1: Develop an Application with Example Code**

SDK is now ready for software development. Getting started can be difficult. You may have inherited a hardware platform that you are still working to understand. You may not be familiar with the drivers that Xilinx has provided in the generated BSP. Reading through all the driver code to get started could be overwhelming. It would be extremely helpful to start with example code and then make modifications.

That is exactly what we will do in this experiment. Hopefully this will help you get in the habit of looking for free example code provided by Xilinx any time you encounter a new peripheral and driver.

### **Experiment 1 General Instruction:**

Add an Empty software application. Copy and paste the Hello World example code provided with the UART driver. Generate the linker script to target the application memory region to the PS7 on-chip RAMO. Determine the code size and location.

### **Experiment 1 Step-by-Step Instructions:**

- 1. In SDK, select **File** → **New** → **Application Project**.
- 2. In the **Project Name** field type in Hello\_Zynq. Change the **BSP** to the existing StandAlone BSP. Click **Next** >.



Figure 1 - New Application Wizard



3. You can see in the *Available Templates* that there is a Hello World template. We are NOT going to use this right now, although it would work perfectly fine. Instead, select **Empty Application**. Click **Finish**.



Figure 2 - Empty Application

4. Notice that the Hello\_Zynq application is now visible in *Project Explorer*. Notice the different icons that represent C Software Application , BSP , and Hardware Platform.



Figure 3 – Project Explorer View with Hello World C Application Added



5. In *Project Explorer*, browse to **Hello\_Zynq**  $\rightarrow$  **src**. You will see that you have been given two files. The file lscript.ld is a default linker script. README.txt states

Empty application. Add your own sources.

6. As instructed, we will add our own source now. Right-click on the **src** folder, then select **New** → **Source File**. In the dialog, give the source file the name **hello\_zynq.c**, then click **Finish**.



Figure 4 – New Source File

7. By default, SDK will build the application automatically after it is added. This can be changed by deselecting **Project > Build Automatically**, but we will not do that now. The results of the build are available in the Console window at the bottom of the SDK GUI. In this case, the build fails because the new hello\_zynq.c has nothing in it other than a commented header.

```
🔐 Problems 🕢 Tasks 📮 Console 🖾 🔲 Properties 🧬 Terminal
                                                                                                     CDT Build Console [Hello_Zynq]
22:33:45 **** Auto Build of configuration Debug for project Hello_Zynq ****
make all
'Building file: ../src/hello_zynq.c'
'Invoking: ARM gcc compiler'
arm-xilinx-eabi-gcc -Wall -00 -g3 -c -fmessage-length=0 -I../../standalone_bsp_0/ps7_cortexa9_0/include -MMD -MP -MF"src/hello_zynq.d" -MT"src/hello_zynq.d" -o "src/hello_zynq.o" "../src/hello_zynq.c"
'Finished building: ../src/hello_zynq.c
 'Building target: Hello_Zynq.elf'
'Invoking: ARM gcc linker
arm-xilinx-eabi-gcc -Wl,-T -Wl,../src/lscript.ld -L../../standalone_bsp_0/ps7_cortexa9_0/lib -o "Hello_Zynq.elf"
./src/hello_zynq.o -Wl,--start-group,-lxil,-lgcc,-lc,--end-group
../../standalone_bsp_0/ps7_cortexa9_0/lib\libxil.a(xil-crt0.o): In function `_start':
C:\Speedway\ZynqSW\2013_3\SDK_Workspace\standalone_bsp_0\ps7_cortexa9_0\libsrc\standalone_v3_11_a\src/xil-crt0.S:149:
undefined reference to `main'
collect2.exe: error: ld returned 1 exit status
make: *** [Hello_Zynq.elf] Error 1
22:33:46 Build Finished (took 800ms)
```

Figure 5 – Auto Build of Hello\_Zynq Fails



8. Another artifact of the automatic build is that the BSP now has an error because it couldn't find a main() in the new application. You will see the BSP icon with a red X on it now. We'll fix this in a minute after we have a main().

> ## standalone\_bsp\_0

Figure 6 – BSP Error Since the New Source has no main()

- 9. Next, we'll locate some example code. Obviously, the peripheral we are trying to exercise by printing "Hello World" is the UART. Therefore, we will look for help associated with the UART driver. Remember that information for the drivers is linked from the system.mss file in the BSP. Open system.mss now (unless it is still open from Lab 3) by browsing in *Project Explorer* to **standalone\_bsp\_0** → **system.mss** and then double-clicking on it.
- 10. Browse down under the *Peripheral Drivers* section, looking for the **ps7\_uart\_1** peripheral. You can see that the associated driver is named **uartps**, and there are hyperlinks for both **Documentation** and **Examples**.

ps7\_uart\_1 uartps <u>Documentation</u> <u>Examples</u>

Figure 7 – UART Driver Documentation and Examples

11. Click on the **Examples** hyperlink. Conveniently, a **xuartps\_hello\_world\_example.c** is provided, along with several other examples that would likely prove useful in future development including polled, interrupt, and echo examples. Click on the **source** link for **xuartps\_hello\_world\_example.c**. Click **Open** if asked.



# Example Applications for the driver uartps\_v1\_05\_a

- xuartps\_hello\_world\_example.c (source)
- xuartps intr example.c (source)
- xuartps\_low\_echo\_example.c (source)
- xuartps\_polled\_example.c (source)
- xuartps\_selftest\_example.c (source)

Copyright • 1995-2012 Xilinx, Inc. All rights reserved.

Figure 8 – Example Applications for UART Driver



- 12. Use Ctrl-A or click-drag to select the contents of the entire file. Then use Ctrl-C to copy. Switch back to SDK, and use Ctrl-V to paste into hello\_zynq.c. Take a moment to browse through the code to understand what it is doing.
- 13. Use **File** → **Save**, or the Save icon 🗒, or Ctrl-S to save the file. The application automatically builds.

```
🛃 Problems 🛭 🚈 Tasks 🖟 🖳 Console 🔀
                                  Properties Properties Terminal
CDT Build Console [Hello_Zynq]
22:50:57 **** Auto Build of configuration Debug for project Hello Zynq ****
make all
'Building file: ../src/hello zynq.c'
'Invoking: ARM gcc compiler'
arm-xilinx-eabi-gcc -Wall -00 -g3 -c -fmessage-length=0 -I../../standalone_bsp_0/ps7_cortexa9_0/include
-MMD -MP -MF"src/hello_zynq.d" -MT"src/hello_zynq.d" -o "src/hello_zynq.o" "../src/hello_zynq.c"
'Finished building: ../src/hello zynq.c'
'Building target: Hello_Zynq.elf'
'Invoking: ARM gcc linker
arm-xilinx-eabi-gcc -Wl,-T -Wl,../src/lscript.ld -L../../standalone_bsp_0/ps7_cortexa9_0/lib -o
"Hello_Zynq.elf" ./src/hello_zynq.o -Wl,--start-group,-lxil,-lgcc,-lc,--end-group
'Finished building target: Hello_Zynq.elf'
'Invoking: ARM Print Size'
arm-xilinx-eabi-size Hello_Zynq.elf | tee "Hello_Zynq.elf.size"
         data
                   bss
                          dec
                                  hex filename
  21968
          1112 29860 52940
                                  cecc Hello Zynq.elf
'Finished building: Hello_Zynq.elf.size'
22:50:58 Build Finished (took 1s.144ms)
```

Figure 9 – Hello World Application Automatically Built

14. Notice at the bottom of the report that the application size is reported. This is printed from the report file Hello\_Zynq.elf.size which can also be found in *Project Explorer* under Hello\_Zynq Debug Hello\_Zynq.elf.size. Note that "Debug" refers to the Build Configuration, which by default is always Debug for a new application. Note that this application is 52,940 bytes large.

Be aware that you may see small deviations to these sizes reported as it is dependent on the exact compiler version and options you are using.



Figure 10 - Size of the Hello\_Zynq Application



15. Now that we have a main() in the new application, we can correct the issue with the BSP. Select **standalone\_bsp\_0** in *Project Explorer*. Now select **Project** → **Clean**. Select the radio button for *Clean projects selected below*. Check the box for **standalone\_bsp\_0**. Click **OK**. After cleaning, an automatic rebuild will start which will eliminate the red X from the BSP.



Figure 11 - Clean and Rebuild the BSP



- 16. The Iscript.Id is the linker script for this application. This is useful as a report to see what memory was targeted for the application. It may also be edited to change the location of the application. Double-click Hello\_Zynq → src → Iscript.Id now. Notice that the window opens to a graphical view that is indicated by the Summary tab in the lower left corner. We'll look at the Source tab in a minute.
- 17. The first Summary section shows the Available Memory Regions.
  - a. **ps7\_ddr\_0\_S\_AXI\_BASEADDR** is the DDR3
  - b. ps7\_ram\_0\_S\_AXI\_BASEADDR is 192 KB of on-chip RAM
  - c. ps7\_ram\_1\_S\_AXI\_BASEADDR is 64 KB of on-chip RAM
  - d. axi\_bram\_ctrl\_1\_S\_AXI\_BASEADDR is blockRAM located in the PL

#### **Available Memory Regions**

| Name                           | Base Address | Size       |
|--------------------------------|--------------|------------|
| ps7_ddr_0_S_AXI_BASEADDR       | 0x00100000   | 0x1FF00000 |
| ps7_ram_0_S_AXI_BASEADDR       | 0x0000000    | 0x00030000 |
| ps7_ram_1_S_AXI_BASEADDR       | 0xFFFF0000   | 0x0000FE00 |
| axi_bram_ctrl_0_S_AXI_BASEADDR | 0x40000000   | 0x00010000 |

Figure 12 – Available Memory Regions for Application

18. The second *Summary* section shows the *Stack and Heap Sizes*. The default size is 8KB each for Stack and Heap.



Figure 13 – Stack and Heap Sizes



19. The third *Summary* section shows the mapping between the application Sections and the Memory Region. You'll see in this case that all 29 different sections were all assigned to DDR3.

### Section to Memory Region Mapping

| Section Name      | Memory Region            |
|-------------------|--------------------------|
| .text             | ps7_ddr_0_S_AXI_BASEADDR |
| .init             | ps7_ddr_0_S_AXI_BASEADDR |
| .fini             | ps7_ddr_0_S_AXI_BASEADDR |
| .rodata           | ps7_ddr_0_S_AXI_BASEADDR |
| .rodata1          | ps7_ddr_0_S_AXI_BASEADDR |
| .sdata2           | ps7_ddr_0_S_AXI_BASEADDR |
| .sbss2            | ps7_ddr_0_S_AXI_BASEADDR |
| .data             | ps7_ddr_0_S_AXI_BASEADDR |
| .data1            | ps7_ddr_0_S_AXI_BASEADDR |
| .got              | ps7_ddr_0_S_AXI_BASEADDR |
| .ctors            | ps7_ddr_0_S_AXI_BASEADDR |
| .dtors            | ps7_ddr_0_S_AXI_BASEADDR |
| .fixup            | ps7_ddr_0_S_AXI_BASEADDR |
| .eh_frame         | ps7_ddr_0_S_AXI_BASEADDR |
| .eh_framehdr      | ps7_ddr_0_S_AXI_BASEADDR |
| .gcc_except_table | ps7_ddr_0_S_AXI_BASEADDR |
| .mmu_tbl          | ps7_ddr_0_S_AXI_BASEADDR |
| .ARM.exidx        | ps7_ddr_0_S_AXI_BASEADDR |
| .preinit_array    | ps7_ddr_0_S_AXI_BASEADDR |
| .init_array       | ps7_ddr_0_S_AXI_BASEADDR |
| .fini_array       | ps7_ddr_0_S_AXI_BASEADDR |
| .ARM.attributes   | ps7_ddr_0_S_AXI_BASEADDR |
| .sdata            | ps7_ddr_0_S_AXI_BASEADDR |
| .sbss             | ps7_ddr_0_S_AXI_BASEADDR |
| .tdata            | ps7_ddr_0_S_AXI_BASEADDR |
| .tbss             | ps7_ddr_0_S_AXI_BASEADDR |
| .bss              | ps7_ddr_0_S_AXI_BASEADDR |
| .heap             | ps7_ddr_0_S_AXI_BASEADDR |
| .stack            | ps7_ddr_0_S_AXI_BASEADDR |

Figure 14 – Section to Memory Region Mapping

20. This *Summary* is editable. You could easily change the Stack and Heap sizes here. You could also change the *Memory Region* for one section at a time. If you wanted to change the target Memory Region for all sections, this would be very tedious here.



21. Switch to the Source tab.



Figure 15 – Source for Linker Script

- 22. Now you see the source linker script *code* from which the Summary was generated. This view is also editable. If you wanted to change all sections to the on-chip RAM, you could do a global search and replace here. That is straightforward, and many will be comfortable editing the linker script in this manner.
- 23. Close Iscript.ld.



24. Another method to modify the linker script is to generate a completely new one using a wizard. This is possible with a tool provided in the SDK. Right-click on **Hello\_Zynq** in the *Project Explorer* and select **Generate Linker Script**.



Figure 16 – Generate Linker Script



25. Notice that in the *Hardware Memory Map*, you see the same four memories that were in the *Iscript.Id Summary*.



Figure 17 – Hardware Memory Map

26. On the right side in the *Basic* tab, set all of the sections to *ps7\_ram\_0\_S\_AXI\_BASEADDR*. This Linker Script Generator defaults to 1 KB for *Heap Size* and *Stack Size* which is smaller than the 8KB created when Hello\_Zynq was generated, but 1KB is acceptable. If you wanted to change this, type in the number of bytes (for example, 2048 rather than 2 KB). The *Advanced* tab allows you to be much more specific about assigning particular pieces within the Code and Data section, but we won't do that today. Click **Generate** and then **Yes** to allow overwriting the existing linker script.



Figure 18 – Generate Linker Script for Memory Tests

27. Notice that SDK will automatically rebuild the Hello\_Zynq application based on the new linker script. The new size is ~31,436 bytes. It makes sense since both the stack and heap were each reduced by 7 KB each.



| 28. | Open  | the   | newly    | generated    | lscript.ld | to | see | the | changes | implemented | by | the |
|-----|-------|-------|----------|--------------|------------|----|-----|-----|---------|-------------|----|-----|
|     | Gener | ate l | Linker S | Script tool. |            |    |     |     |         |             |    |     |

| 29. | Close | Iscript.ld | and any | other files | related to | Hello Z | ynq |
|-----|-------|------------|---------|-------------|------------|---------|-----|
|     |       |            |         |             |            |         |     |

# Question:

| Ar | Answer the following question:                                                                                                                                 |  |  |  |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| •  | You've been assigned a task to develop code to test reading and writing to the PL BRAM (peripheral axi_bram_ctrl_0 in this hardware platform). What do you do? |  |  |  |  |
|    |                                                                                                                                                                |  |  |  |  |
|    |                                                                                                                                                                |  |  |  |  |
|    |                                                                                                                                                                |  |  |  |  |
|    |                                                                                                                                                                |  |  |  |  |



## **Experiment 2: Add Peripheral Test**

It would be nice to test the various peripherals in the hardware platform. SDK provides a template for testing the peripherals. This peripheral test exercises all of the peripherals and their associated controllers built inside the SoC.

### **Experiment 2 General Instruction:**

Add the Peripheral Test application. Determine the size and target location.

#### **Experiment 2 Step-by-Step Instructions:**

- 1. In SDK, select **File** → **New** → **Application Project**.
- 2. In the Project Name field type in Test\_Peripherals. Change the BSP to the existing StandAlone BSP. By default, a new application project selects the option to generate its own BSP. If we allowed the tool to do this, the new BSP will be identical to the one already created. If at any point we wanted to change a setting in the BSP, we would have to change it in multiple BSPs, and all of them would have to rebuild. It is much better to have only one BSP, unless you are purposely making unique ones for a reason. Click Next >.



Figure 19 - New Application Wizard



3. Select **Peripheral Tests** from the *Available Templates* field. Click **Finish**.



Figure 20 – New Application Project: Peripheral Tests



### **Questions:**

# Answer the following questions: How large is the Test\_Peripherals application? To what memory region(s) is the Test\_Peripherals application targeted?

4. The Peripheral Test application has an example of enabling the I- and D-caches. Open source file testperiph.c, which is the source file containing main(). Notice the following code:

```
Xil_ICacheEnable();
Xil_DCacheEnable();
```

5. You might wonder if these enable functions are enabling the L1 cache, the L2 cache, or both. Select one of them, then right-click and select **Open Declaration**.



Figure 21 - Open Cache Declaration

6. The function declaration is displayed in source code file xil\_cache.c, which is part of the BSP. You'll notice that both CacheEnable() functions include the commands to enable both the L1 and L2 caches.

```
ovoid Xil_ICacheEnable(void)
{
    Xil_L1ICacheEnable();
    Xil_L2CacheEnable();
}
```

Figure 22 - Declaration Shows Both L1 and L2 Enabled



## **Experiment 3: Add and Edit Memory Test**

Another useful application template that the SDK provides is a Memory Test. This is a very useful test for any new hardware system to make sure the memory is stable prior to running an O/S.

### **Experiment 3 General Instruction:**

Add the Memory Test application. Determine the size and target location. Copy the project. Edit the copied Memory Test to expand the test region to the entire memory.

### **Experiment 3 Step-by-Step Instructions:**

1. Repeat steps 1 through 3 of Experiment 2 to add a new application, called **Test\_Memory** with the *Memory Tests* template applied.



Figure 23 – Adding New Application Project Test\_Memory





Figure 24 – Apply the Memory Tests Template



2. Notice that the build has failed. Read through the explanations highlighted in pink. At the bottom you will see:

```
`axi_bram_ctrl_0_S_AXI_BASEADDR' overflowed by 46192 bytes collect2.exe: error: ld returned 1 exit status make: *** [Test_Memory.elf] Error 1
```

Figure 25 – Test\_Memory Application Build Failed

Use Iscript.Id files to answer the following question.

### Question:

| Answer the following question: |                                                                   |  |  |
|--------------------------------|-------------------------------------------------------------------|--|--|
| • 7                            | To what memory region(s) is the Test_Memory application targeted? |  |  |
|                                |                                                                   |  |  |
|                                |                                                                   |  |  |

3. By default, the Memory Tests template placed the Data, Heap, and Stack in the AXI\_BRAM, which is only 8KB. This is too small. To correct this, edit or generate a new Linker Script that places all sections in the PS7 RAMO. Recall that you can do this by right-clicking on project Test\_Memory, then selecting Generate Linker Script. Match the entries below, then click Generate, followed by Yes.



Figure 26 – Generate New Linker Script for Test Memory



- 4. Open the memorytest.c source file. In main(), you will notice that a *for* loop exercises function test memory range() across n memory ranges memories.
- 5. Inside the test\_memory\_range() declaration, you'll see that three different tests are run one 32-bit test, one 16-bit test, and one 8-bit test. Hover over the Xil\_TestMem8() call to see the function prototype. Notice that the second parameter is the number of words to be tested.

```
status = \( \frac{1}{1} \) TestMem8((u8*)range->base, 4096, 0xA5, XIL_TESTMEM_ALLMEMTESTS);

print("

extern int Xil_TestMem8(u8 *Addr, u32 Words, u8 Pattern, u8 Subtest);

Press 'F2' for focus
```

6. Hover over n\_memory\_ranges and memory\_ranges[] to see what these are set to.

### **Questions:**

# How much memory is tested by default? How many memories are tested? Which ones?

7. Copy the Test\_Memory application project by right-clicking and selecting **Copy**. The right-click again in the whitespace underneath the *Project Explorer* and select **Paste**.



Figure 27 – Copy Test\_Memory





Figure 28 - Paste Test\_Memory

8. Type **Test\_Memory\_FullDDR** as the *Project name* then click **OK**.



Figure 29 - Copy Project

- 9. Since the original Test\_Memory project had already been built, the ELF for the original got copied over. To avoid conflict in later experiments, we need to delete it. Expand Test\_Memory\_FullDDR → Debug and then right-click on Test\_memory.elf and select Delete and then click OK. Do the same for Test\_Memory.elf.size.
- 10. Expand the *Test\_Memory\_FullDDR* application in the Project Explorer and then the *src* folder. Double-click on memorytest.c.



11. Scroll to where function test\_memory\_range is defined. This function tests the same 4096-byte chunk three different ways: 1024 words in 32-bit mode, 2048 half-words in 16-bit mode, and 4096 bytes in 8-bit mode. Since the memory is 512 MB, you could modify the code to test the full region. To illustrate increasing the test window (although not to the full 512 MB region in the interest of test time), change the code to test 1 MB (1,048,576), as shown below. Save the code using Ctrl-S on your keyboard. The application will automatically rebuild.

```
status = Xil_TestMem32((u32*)range->base, 1048576/4, 0xAAAA5555,
XIL_TESTMEM_ALLMEMTESTS);

status = Xil_TestMem16((u16*)range->base, 1048576/2, 0xAA55,
XIL_TESTMEM_ALLMEMTESTS);

status = Xil_TestMem8((u8*)range->base, 1048576, 0xA5,
XIL_TESTMEM_ALLMEMTESTS);
```

12. Since the on-chip RAMs are much less than 1 MB, we don't want to run a 1 MB test on it. Edit memory\_config\_g.c and set n\_memory\_ranges to 1 rather than 3. Save the file.

# **Exploring Further**

If you have more time and would like to investigate more...

• Examine the remainder of the Test Peripherals source code to determine which peripherals will be tested.

This concludes Lab 4.

# **Revision History**

| Date      | Version Revision |                                      |
|-----------|------------------|--------------------------------------|
| 12 Nov 13 | 01               | Initial release                      |
| 23 Nov 13 | 02               | Revisions after pilot                |
| 01 May 14 | 03               | ZedBoard.org Training Course Release |
|           |                  |                                      |



### **Answers**

### **Experiment 1**

 You've been assigned a task to develop code to test reading and writing to the PL BRAM (peripheral axi\_bram\_ctrl\_0 in this hardware platform). What do you do?

When starting to work with a new peripheral and its associated driver, the best place to start is the example code provided by Xilinx. Go to the system.mss Overview. Find the BRAM peripheral. Click on the Examples to get to the example code.

### **Experiment 2**

• How large is the Test\_Peripherals application?

115804 bytes

To what memory region(s) is the Test\_Peripherals application targeted?

DDR3 for everything – Code, Data, heap, and stack

# **Experiment 3**

To what memory region(s) is the Test\_Memory application targeted?
 ps7 ram 0 S AXI BASEADDR for the Code

axi\_bram\_ctrl\_1\_S\_AXI\_BASEADDR for the Data, heap, and stack sections

How much memory is tested by default?

4096 bytes

• How many memories are tested? Which ones?

3: DDR3, RAM 0, and RAM 1

